Projet voilier 4IRA1 Arnaud Vergnet Marino Benassai Bastien Picco Yohan Simard
You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

stm32f1xx_ll_fsmc.c 37KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985
  1. /**
  2. ******************************************************************************
  3. * @file stm32f1xx_ll_fsmc.c
  4. * @author MCD Application Team
  5. * @brief FSMC Low Layer HAL module driver.
  6. *
  7. * This file provides firmware functions to manage the following
  8. * functionalities of the Flexible Memory Controller (FSMC) peripheral memories:
  9. * + Initialization/de-initialization functions
  10. * + Peripheral Control functions
  11. * + Peripheral State functions
  12. *
  13. @verbatim
  14. ==============================================================================
  15. ##### FSMC peripheral features #####
  16. ==============================================================================
  17. [..] The Flexible memory controller (FSMC) includes following memory controllers:
  18. (+) The NOR/PSRAM memory controller
  19. (+) The NAND/PC Card memory controller
  20. [..] The FSMC functional block makes the interface with synchronous and asynchronous static
  21. memories and 16-bit PC memory cards. Its main purposes are:
  22. (+) to translate AHB transactions into the appropriate external device protocol
  23. (+) to meet the access time requirements of the external memory devices
  24. [..] All external memories share the addresses, data and control signals with the controller.
  25. Each external device is accessed by means of a unique Chip Select. The FSMC performs
  26. only one access at a time to an external device.
  27. The main features of the FSMC controller are the following:
  28. (+) Interface with static-memory mapped devices including:
  29. (++) Static random access memory (SRAM)
  30. (++) Read-only memory (ROM)
  31. (++) NOR Flash memory/OneNAND Flash memory
  32. (++) PSRAM (4 memory banks)
  33. (++) 16-bit PC Card compatible devices
  34. (++) Two banks of NAND Flash memory with ECC hardware to check up to 8 Kbytes of
  35. data
  36. (+) Independent Chip Select control for each memory bank
  37. (+) Independent configuration for each memory bank
  38. @endverbatim
  39. ******************************************************************************
  40. * @attention
  41. *
  42. * <h2><center>&copy; Copyright (c) 2016 STMicroelectronics.
  43. * All rights reserved.</center></h2>
  44. *
  45. * This software component is licensed by ST under BSD 3-Clause license,
  46. * the "License"; You may not use this file except in compliance with the
  47. * License. You may obtain a copy of the License at:
  48. * opensource.org/licenses/BSD-3-Clause
  49. *
  50. ******************************************************************************
  51. */
  52. /* Includes ------------------------------------------------------------------*/
  53. #include "stm32f1xx_hal.h"
  54. /** @addtogroup STM32F1xx_HAL_Driver
  55. * @{
  56. */
  57. #if (((defined HAL_NOR_MODULE_ENABLED || defined HAL_SRAM_MODULE_ENABLED)) || defined HAL_NAND_MODULE_ENABLED || defined HAL_PCCARD_MODULE_ENABLED )
  58. /** @defgroup FSMC_LL FSMC Low Layer
  59. * @brief FSMC driver modules
  60. * @{
  61. */
  62. /* Private typedef -----------------------------------------------------------*/
  63. /* Private define ------------------------------------------------------------*/
  64. /** @defgroup FSMC_LL_Private_Constants FSMC Low Layer Private Constants
  65. * @{
  66. */
  67. /* ----------------------- FSMC registers bit mask --------------------------- */
  68. #if defined FSMC_BANK1
  69. /* --- BCR Register ---*/
  70. /* BCR register clear mask */
  71. /* --- BTR Register ---*/
  72. /* BTR register clear mask */
  73. #define BTR_CLEAR_MASK ((uint32_t)(FSMC_BTRx_ADDSET | FSMC_BTRx_ADDHLD |\
  74. FSMC_BTRx_DATAST | FSMC_BTRx_BUSTURN |\
  75. FSMC_BTRx_CLKDIV | FSMC_BTRx_DATLAT |\
  76. FSMC_BTRx_ACCMOD))
  77. /* --- BWTR Register ---*/
  78. /* BWTR register clear mask */
  79. #if defined(FSMC_BWTRx_BUSTURN)
  80. #define BWTR_CLEAR_MASK ((uint32_t)(FSMC_BWTRx_ADDSET | FSMC_BWTRx_ADDHLD |\
  81. FSMC_BWTRx_DATAST | FSMC_BWTRx_BUSTURN |\
  82. FSMC_BWTRx_ACCMOD))
  83. #else
  84. #define BWTR_CLEAR_MASK ((uint32_t)(FSMC_BWTRx_ADDSET | FSMC_BWTRx_ADDHLD |\
  85. FSMC_BWTRx_DATAST | FSMC_BWTRx_ACCMOD))
  86. #endif /* FSMC_BWTRx_BUSTURN */
  87. #endif /* FSMC_BANK1 */
  88. #if defined(FSMC_BANK3)
  89. /* --- PCR Register ---*/
  90. /* PCR register clear mask */
  91. #define PCR_CLEAR_MASK ((uint32_t)(FSMC_PCRx_PWAITEN | FSMC_PCRx_PBKEN | \
  92. FSMC_PCRx_PTYP | FSMC_PCRx_PWID | \
  93. FSMC_PCRx_ECCEN | FSMC_PCRx_TCLR | \
  94. FSMC_PCRx_TAR | FSMC_PCRx_ECCPS))
  95. /* --- PMEM Register ---*/
  96. /* PMEM register clear mask */
  97. #define PMEM_CLEAR_MASK ((uint32_t)(FSMC_PMEMx_MEMSETx | FSMC_PMEMx_MEMWAITx |\
  98. FSMC_PMEMx_MEMHOLDx | FSMC_PMEMx_MEMHIZx))
  99. /* --- PATT Register ---*/
  100. /* PATT register clear mask */
  101. #define PATT_CLEAR_MASK ((uint32_t)(FSMC_PATTx_ATTSETx | FSMC_PATTx_ATTWAITx |\
  102. FSMC_PATTx_ATTHOLDx | FSMC_PATTx_ATTHIZx))
  103. #endif /* FSMC_BANK3 */
  104. #if defined(FSMC_BANK4)
  105. /* --- PCR Register ---*/
  106. /* PCR register clear mask */
  107. #define PCR4_CLEAR_MASK ((uint32_t)(FSMC_PCR4_PWAITEN | FSMC_PCR4_PBKEN | \
  108. FSMC_PCR4_PTYP | FSMC_PCR4_PWID | \
  109. FSMC_PCR4_ECCEN | FSMC_PCR4_TCLR | \
  110. FSMC_PCR4_TAR | FSMC_PCR4_ECCPS))
  111. /* --- PMEM Register ---*/
  112. /* PMEM register clear mask */
  113. #define PMEM4_CLEAR_MASK ((uint32_t)(FSMC_PMEM4_MEMSET4 | FSMC_PMEM4_MEMWAIT4 |\
  114. FSMC_PMEM4_MEMHOLD4 | FSMC_PMEM4_MEMHIZ4))
  115. /* --- PATT Register ---*/
  116. /* PATT register clear mask */
  117. #define PATT4_CLEAR_MASK ((uint32_t)(FSMC_PATT4_ATTSET4 | FSMC_PATT4_ATTWAIT4 |\
  118. FSMC_PATT4_ATTHOLD4 | FSMC_PATT4_ATTHIZ4))
  119. /* --- PIO4 Register ---*/
  120. /* PIO4 register clear mask */
  121. #define PIO4_CLEAR_MASK ((uint32_t)(FSMC_PIO4_IOSET4 | FSMC_PIO4_IOWAIT4 | \
  122. FSMC_PIO4_IOHOLD4 | FSMC_PIO4_IOHIZ4))
  123. #endif /* FSMC_BANK4 */
  124. /**
  125. * @}
  126. */
  127. /* Private macro -------------------------------------------------------------*/
  128. /* Private variables ---------------------------------------------------------*/
  129. /* Private function prototypes -----------------------------------------------*/
  130. /* Exported functions --------------------------------------------------------*/
  131. /** @defgroup FSMC_LL_Exported_Functions FSMC Low Layer Exported Functions
  132. * @{
  133. */
  134. #if defined FSMC_BANK1
  135. /** @defgroup FSMC_LL_Exported_Functions_NORSRAM FSMC Low Layer NOR SRAM Exported Functions
  136. * @brief NORSRAM Controller functions
  137. *
  138. @verbatim
  139. ==============================================================================
  140. ##### How to use NORSRAM device driver #####
  141. ==============================================================================
  142. [..]
  143. This driver contains a set of APIs to interface with the FSMC NORSRAM banks in order
  144. to run the NORSRAM external devices.
  145. (+) FSMC NORSRAM bank reset using the function FSMC_NORSRAM_DeInit()
  146. (+) FSMC NORSRAM bank control configuration using the function FSMC_NORSRAM_Init()
  147. (+) FSMC NORSRAM bank timing configuration using the function FSMC_NORSRAM_Timing_Init()
  148. (+) FSMC NORSRAM bank extended timing configuration using the function
  149. FSMC_NORSRAM_Extended_Timing_Init()
  150. (+) FSMC NORSRAM bank enable/disable write operation using the functions
  151. FSMC_NORSRAM_WriteOperation_Enable()/FSMC_NORSRAM_WriteOperation_Disable()
  152. @endverbatim
  153. * @{
  154. */
  155. /** @defgroup FSMC_LL_NORSRAM_Exported_Functions_Group1 Initialization and de-initialization functions
  156. * @brief Initialization and Configuration functions
  157. *
  158. @verbatim
  159. ==============================================================================
  160. ##### Initialization and de_initialization functions #####
  161. ==============================================================================
  162. [..]
  163. This section provides functions allowing to:
  164. (+) Initialize and configure the FSMC NORSRAM interface
  165. (+) De-initialize the FSMC NORSRAM interface
  166. (+) Configure the FSMC clock and associated GPIOs
  167. @endverbatim
  168. * @{
  169. */
  170. /**
  171. * @brief Initialize the FSMC_NORSRAM device according to the specified
  172. * control parameters in the FSMC_NORSRAM_InitTypeDef
  173. * @param Device Pointer to NORSRAM device instance
  174. * @param Init Pointer to NORSRAM Initialization structure
  175. * @retval HAL status
  176. */
  177. HAL_StatusTypeDef FSMC_NORSRAM_Init(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_InitTypeDef *Init)
  178. {
  179. uint32_t flashaccess;
  180. /* Check the parameters */
  181. assert_param(IS_FSMC_NORSRAM_DEVICE(Device));
  182. assert_param(IS_FSMC_NORSRAM_BANK(Init->NSBank));
  183. assert_param(IS_FSMC_MUX(Init->DataAddressMux));
  184. assert_param(IS_FSMC_MEMORY(Init->MemoryType));
  185. assert_param(IS_FSMC_NORSRAM_MEMORY_WIDTH(Init->MemoryDataWidth));
  186. assert_param(IS_FSMC_BURSTMODE(Init->BurstAccessMode));
  187. assert_param(IS_FSMC_WAIT_POLARITY(Init->WaitSignalPolarity));
  188. assert_param(IS_FSMC_WRAP_MODE(Init->WrapMode));
  189. assert_param(IS_FSMC_WAIT_SIGNAL_ACTIVE(Init->WaitSignalActive));
  190. assert_param(IS_FSMC_WRITE_OPERATION(Init->WriteOperation));
  191. assert_param(IS_FSMC_WAITE_SIGNAL(Init->WaitSignal));
  192. assert_param(IS_FSMC_EXTENDED_MODE(Init->ExtendedMode));
  193. assert_param(IS_FSMC_ASYNWAIT(Init->AsynchronousWait));
  194. assert_param(IS_FSMC_WRITE_BURST(Init->WriteBurst));
  195. assert_param(IS_FSMC_PAGESIZE(Init->PageSize));
  196. /* Disable NORSRAM Device */
  197. __FSMC_NORSRAM_DISABLE(Device, Init->NSBank);
  198. /* Set NORSRAM device control parameters */
  199. if (Init->MemoryType == FSMC_MEMORY_TYPE_NOR)
  200. {
  201. flashaccess = FSMC_NORSRAM_FLASH_ACCESS_ENABLE;
  202. }
  203. else
  204. {
  205. flashaccess = FSMC_NORSRAM_FLASH_ACCESS_DISABLE;
  206. }
  207. MODIFY_REG(Device->BTCR[Init->NSBank],
  208. (FSMC_BCRx_MBKEN |
  209. FSMC_BCRx_MUXEN |
  210. FSMC_BCRx_MTYP |
  211. FSMC_BCRx_MWID |
  212. FSMC_BCRx_FACCEN |
  213. FSMC_BCRx_BURSTEN |
  214. FSMC_BCRx_WAITPOL |
  215. FSMC_BCRx_WRAPMOD |
  216. FSMC_BCRx_WAITCFG |
  217. FSMC_BCRx_WREN |
  218. FSMC_BCRx_WAITEN |
  219. FSMC_BCRx_EXTMOD |
  220. FSMC_BCRx_ASYNCWAIT |
  221. FSMC_BCRx_CBURSTRW |
  222. 0x00070000U), /* CPSIZE to be defined in CMSIS file */
  223. (flashaccess |
  224. Init->DataAddressMux |
  225. Init->MemoryType |
  226. Init->MemoryDataWidth |
  227. Init->BurstAccessMode |
  228. Init->WaitSignalPolarity |
  229. Init->WrapMode |
  230. Init->WaitSignalActive |
  231. Init->WriteOperation |
  232. Init->WaitSignal |
  233. Init->ExtendedMode |
  234. Init->AsynchronousWait |
  235. Init->WriteBurst |
  236. Init->PageSize));
  237. return HAL_OK;
  238. }
  239. /**
  240. * @brief DeInitialize the FSMC_NORSRAM peripheral
  241. * @param Device Pointer to NORSRAM device instance
  242. * @param ExDevice Pointer to NORSRAM extended mode device instance
  243. * @param Bank NORSRAM bank number
  244. * @retval HAL status
  245. */
  246. HAL_StatusTypeDef FSMC_NORSRAM_DeInit(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_EXTENDED_TypeDef *ExDevice, uint32_t Bank)
  247. {
  248. /* Check the parameters */
  249. assert_param(IS_FSMC_NORSRAM_DEVICE(Device));
  250. assert_param(IS_FSMC_NORSRAM_EXTENDED_DEVICE(ExDevice));
  251. assert_param(IS_FSMC_NORSRAM_BANK(Bank));
  252. /* Disable the FSMC_NORSRAM device */
  253. __FSMC_NORSRAM_DISABLE(Device, Bank);
  254. /* De-initialize the FSMC_NORSRAM device */
  255. /* FSMC_NORSRAM_BANK1 */
  256. if (Bank == FSMC_NORSRAM_BANK1)
  257. {
  258. Device->BTCR[Bank] = 0x000030DBU;
  259. }
  260. /* FSMC_NORSRAM_BANK2, FSMC_NORSRAM_BANK3 or FSMC_NORSRAM_BANK4 */
  261. else
  262. {
  263. Device->BTCR[Bank] = 0x000030D2U;
  264. }
  265. Device->BTCR[Bank + 1U] = 0x0FFFFFFFU;
  266. ExDevice->BWTR[Bank] = 0x0FFFFFFFU;
  267. return HAL_OK;
  268. }
  269. /**
  270. * @brief Initialize the FSMC_NORSRAM Timing according to the specified
  271. * parameters in the FSMC_NORSRAM_TimingTypeDef
  272. * @param Device Pointer to NORSRAM device instance
  273. * @param Timing Pointer to NORSRAM Timing structure
  274. * @param Bank NORSRAM bank number
  275. * @retval HAL status
  276. */
  277. HAL_StatusTypeDef FSMC_NORSRAM_Timing_Init(FSMC_NORSRAM_TypeDef *Device, FSMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank)
  278. {
  279. /* Check the parameters */
  280. assert_param(IS_FSMC_NORSRAM_DEVICE(Device));
  281. assert_param(IS_FSMC_ADDRESS_SETUP_TIME(Timing->AddressSetupTime));
  282. assert_param(IS_FSMC_ADDRESS_HOLD_TIME(Timing->AddressHoldTime));
  283. assert_param(IS_FSMC_DATASETUP_TIME(Timing->DataSetupTime));
  284. assert_param(IS_FSMC_TURNAROUND_TIME(Timing->BusTurnAroundDuration));
  285. assert_param(IS_FSMC_CLK_DIV(Timing->CLKDivision));
  286. assert_param(IS_FSMC_DATA_LATENCY(Timing->DataLatency));
  287. assert_param(IS_FSMC_ACCESS_MODE(Timing->AccessMode));
  288. assert_param(IS_FSMC_NORSRAM_BANK(Bank));
  289. /* Set FSMC_NORSRAM device timing parameters */
  290. MODIFY_REG(Device->BTCR[Bank + 1U], BTR_CLEAR_MASK, (Timing->AddressSetupTime |
  291. ((Timing->AddressHoldTime) << FSMC_BTRx_ADDHLD_Pos) |
  292. ((Timing->DataSetupTime) << FSMC_BTRx_DATAST_Pos) |
  293. ((Timing->BusTurnAroundDuration) << FSMC_BTRx_BUSTURN_Pos) |
  294. (((Timing->CLKDivision) - 1U) << FSMC_BTRx_CLKDIV_Pos) |
  295. (((Timing->DataLatency) - 2U) << FSMC_BTRx_DATLAT_Pos) |
  296. (Timing->AccessMode)));
  297. return HAL_OK;
  298. }
  299. /**
  300. * @brief Initialize the FSMC_NORSRAM Extended mode Timing according to the specified
  301. * parameters in the FSMC_NORSRAM_TimingTypeDef
  302. * @param Device Pointer to NORSRAM device instance
  303. * @param Timing Pointer to NORSRAM Timing structure
  304. * @param Bank NORSRAM bank number
  305. * @param ExtendedMode FSMC Extended Mode
  306. * This parameter can be one of the following values:
  307. * @arg FSMC_EXTENDED_MODE_DISABLE
  308. * @arg FSMC_EXTENDED_MODE_ENABLE
  309. * @retval HAL status
  310. */
  311. HAL_StatusTypeDef FSMC_NORSRAM_Extended_Timing_Init(FSMC_NORSRAM_EXTENDED_TypeDef *Device, FSMC_NORSRAM_TimingTypeDef *Timing, uint32_t Bank, uint32_t ExtendedMode)
  312. {
  313. /* Check the parameters */
  314. assert_param(IS_FSMC_EXTENDED_MODE(ExtendedMode));
  315. /* Set NORSRAM device timing register for write configuration, if extended mode is used */
  316. if (ExtendedMode == FSMC_EXTENDED_MODE_ENABLE)
  317. {
  318. /* Check the parameters */
  319. assert_param(IS_FSMC_NORSRAM_EXTENDED_DEVICE(Device));
  320. assert_param(IS_FSMC_ADDRESS_SETUP_TIME(Timing->AddressSetupTime));
  321. assert_param(IS_FSMC_ADDRESS_HOLD_TIME(Timing->AddressHoldTime));
  322. assert_param(IS_FSMC_DATASETUP_TIME(Timing->DataSetupTime));
  323. #if defined(STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG)
  324. assert_param(IS_FSMC_TURNAROUND_TIME(Timing->BusTurnAroundDuration));
  325. #else
  326. assert_param(IS_FSMC_CLK_DIV(Timing->CLKDivision));
  327. assert_param(IS_FSMC_DATA_LATENCY(Timing->DataLatency));
  328. #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
  329. assert_param(IS_FSMC_ACCESS_MODE(Timing->AccessMode));
  330. assert_param(IS_FSMC_NORSRAM_BANK(Bank));
  331. /* Set NORSRAM device timing register for write configuration, if extended mode is used */
  332. #if defined(STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG)
  333. MODIFY_REG(Device->BWTR[Bank], BWTR_CLEAR_MASK, (Timing->AddressSetupTime |
  334. ((Timing->AddressHoldTime) << FSMC_BWTRx_ADDHLD_Pos) |
  335. ((Timing->DataSetupTime) << FSMC_BWTRx_DATAST_Pos) |
  336. Timing->AccessMode |
  337. ((Timing->BusTurnAroundDuration) << FSMC_BWTRx_BUSTURN_Pos)));
  338. #else
  339. MODIFY_REG(Device->BWTR[Bank], BWTR_CLEAR_MASK, (Timing->AddressSetupTime |
  340. ((Timing->AddressHoldTime) << FSMC_BWTRx_ADDHLD_Pos) |
  341. ((Timing->DataSetupTime) << FSMC_BWTRx_DATAST_Pos) |
  342. Timing->AccessMode |
  343. (((Timing->CLKDivision) - 1U) << FSMC_BTRx_CLKDIV_Pos) |
  344. (((Timing->DataLatency) - 2U) << FSMC_BWTRx_DATLAT_Pos)));
  345. #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
  346. }
  347. else
  348. {
  349. Device->BWTR[Bank] = 0x0FFFFFFFU;
  350. }
  351. return HAL_OK;
  352. }
  353. /**
  354. * @}
  355. */
  356. /** @addtogroup FSMC_LL_NORSRAM_Private_Functions_Group2
  357. * @brief management functions
  358. *
  359. @verbatim
  360. ==============================================================================
  361. ##### FSMC_NORSRAM Control functions #####
  362. ==============================================================================
  363. [..]
  364. This subsection provides a set of functions allowing to control dynamically
  365. the FSMC NORSRAM interface.
  366. @endverbatim
  367. * @{
  368. */
  369. /**
  370. * @brief Enables dynamically FSMC_NORSRAM write operation.
  371. * @param Device Pointer to NORSRAM device instance
  372. * @param Bank NORSRAM bank number
  373. * @retval HAL status
  374. */
  375. HAL_StatusTypeDef FSMC_NORSRAM_WriteOperation_Enable(FSMC_NORSRAM_TypeDef *Device, uint32_t Bank)
  376. {
  377. /* Check the parameters */
  378. assert_param(IS_FSMC_NORSRAM_DEVICE(Device));
  379. assert_param(IS_FSMC_NORSRAM_BANK(Bank));
  380. /* Enable write operation */
  381. SET_BIT(Device->BTCR[Bank], FSMC_WRITE_OPERATION_ENABLE);
  382. return HAL_OK;
  383. }
  384. /**
  385. * @brief Disables dynamically FSMC_NORSRAM write operation.
  386. * @param Device Pointer to NORSRAM device instance
  387. * @param Bank NORSRAM bank number
  388. * @retval HAL status
  389. */
  390. HAL_StatusTypeDef FSMC_NORSRAM_WriteOperation_Disable(FSMC_NORSRAM_TypeDef *Device, uint32_t Bank)
  391. {
  392. /* Check the parameters */
  393. assert_param(IS_FSMC_NORSRAM_DEVICE(Device));
  394. assert_param(IS_FSMC_NORSRAM_BANK(Bank));
  395. /* Disable write operation */
  396. CLEAR_BIT(Device->BTCR[Bank], FSMC_WRITE_OPERATION_ENABLE);
  397. return HAL_OK;
  398. }
  399. /**
  400. * @}
  401. */
  402. /**
  403. * @}
  404. */
  405. #endif /* FSMC_BANK1 */
  406. #if defined(FSMC_BANK3)
  407. /** @defgroup FSMC_LL_Exported_Functions_NAND FSMC Low Layer NAND Exported Functions
  408. * @brief NAND Controller functions
  409. *
  410. @verbatim
  411. ==============================================================================
  412. ##### How to use NAND device driver #####
  413. ==============================================================================
  414. [..]
  415. This driver contains a set of APIs to interface with the FSMC NAND banks in order
  416. to run the NAND external devices.
  417. (+) FSMC NAND bank reset using the function FSMC_NAND_DeInit()
  418. (+) FSMC NAND bank control configuration using the function FSMC_NAND_Init()
  419. (+) FSMC NAND bank common space timing configuration using the function
  420. FSMC_NAND_CommonSpace_Timing_Init()
  421. (+) FSMC NAND bank attribute space timing configuration using the function
  422. FSMC_NAND_AttributeSpace_Timing_Init()
  423. (+) FSMC NAND bank enable/disable ECC correction feature using the functions
  424. FSMC_NAND_ECC_Enable()/FSMC_NAND_ECC_Disable()
  425. (+) FSMC NAND bank get ECC correction code using the function FSMC_NAND_GetECC()
  426. @endverbatim
  427. * @{
  428. */
  429. /** @defgroup FSMC_LL_NAND_Exported_Functions_Group1 Initialization and de-initialization functions
  430. * @brief Initialization and Configuration functions
  431. *
  432. @verbatim
  433. ==============================================================================
  434. ##### Initialization and de_initialization functions #####
  435. ==============================================================================
  436. [..]
  437. This section provides functions allowing to:
  438. (+) Initialize and configure the FSMC NAND interface
  439. (+) De-initialize the FSMC NAND interface
  440. (+) Configure the FSMC clock and associated GPIOs
  441. @endverbatim
  442. * @{
  443. */
  444. /**
  445. * @brief Initializes the FSMC_NAND device according to the specified
  446. * control parameters in the FSMC_NAND_HandleTypeDef
  447. * @param Device Pointer to NAND device instance
  448. * @param Init Pointer to NAND Initialization structure
  449. * @retval HAL status
  450. */
  451. HAL_StatusTypeDef FSMC_NAND_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_InitTypeDef *Init)
  452. {
  453. /* Check the parameters */
  454. assert_param(IS_FSMC_NAND_DEVICE(Device));
  455. assert_param(IS_FSMC_NAND_BANK(Init->NandBank));
  456. assert_param(IS_FSMC_WAIT_FEATURE(Init->Waitfeature));
  457. assert_param(IS_FSMC_NAND_MEMORY_WIDTH(Init->MemoryDataWidth));
  458. assert_param(IS_FSMC_ECC_STATE(Init->EccComputation));
  459. assert_param(IS_FSMC_ECCPAGE_SIZE(Init->ECCPageSize));
  460. assert_param(IS_FSMC_TCLR_TIME(Init->TCLRSetupTime));
  461. assert_param(IS_FSMC_TAR_TIME(Init->TARSetupTime));
  462. /* Set NAND device control parameters */
  463. if (Init->NandBank == FSMC_NAND_BANK2)
  464. {
  465. /* NAND bank 2 registers configuration */
  466. MODIFY_REG(Device->PCR2, PCR_CLEAR_MASK, (Init->Waitfeature |
  467. FSMC_PCR_MEMORY_TYPE_NAND |
  468. Init->MemoryDataWidth |
  469. Init->EccComputation |
  470. Init->ECCPageSize |
  471. ((Init->TCLRSetupTime) << FSMC_PCRx_TCLR_Pos) |
  472. ((Init->TARSetupTime) << FSMC_PCRx_TAR_Pos)));
  473. }
  474. else
  475. {
  476. /* NAND bank 3 registers configuration */
  477. MODIFY_REG(Device->PCR3, PCR_CLEAR_MASK, (Init->Waitfeature |
  478. FSMC_PCR_MEMORY_TYPE_NAND |
  479. Init->MemoryDataWidth |
  480. Init->EccComputation |
  481. Init->ECCPageSize |
  482. ((Init->TCLRSetupTime) << FSMC_PCRx_TCLR_Pos) |
  483. ((Init->TARSetupTime) << FSMC_PCRx_TAR_Pos)));
  484. }
  485. return HAL_OK;
  486. }
  487. /**
  488. * @brief Initializes the FSMC_NAND Common space Timing according to the specified
  489. * parameters in the FSMC_NAND_PCC_TimingTypeDef
  490. * @param Device Pointer to NAND device instance
  491. * @param Timing Pointer to NAND timing structure
  492. * @param Bank NAND bank number
  493. * @retval HAL status
  494. */
  495. HAL_StatusTypeDef FSMC_NAND_CommonSpace_Timing_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank)
  496. {
  497. /* Check the parameters */
  498. assert_param(IS_FSMC_NAND_DEVICE(Device));
  499. assert_param(IS_FSMC_SETUP_TIME(Timing->SetupTime));
  500. assert_param(IS_FSMC_WAIT_TIME(Timing->WaitSetupTime));
  501. assert_param(IS_FSMC_HOLD_TIME(Timing->HoldSetupTime));
  502. assert_param(IS_FSMC_HIZ_TIME(Timing->HiZSetupTime));
  503. assert_param(IS_FSMC_NAND_BANK(Bank));
  504. /* Set FSMC_NAND device timing parameters */
  505. if (Bank == FSMC_NAND_BANK2)
  506. {
  507. /* NAND bank 2 registers configuration */
  508. MODIFY_REG(Device->PMEM2, PMEM_CLEAR_MASK, (Timing->SetupTime |
  509. ((Timing->WaitSetupTime) << FSMC_PMEMx_MEMWAITx_Pos) |
  510. ((Timing->HoldSetupTime) << FSMC_PMEMx_MEMHOLDx_Pos) |
  511. ((Timing->HiZSetupTime) << FSMC_PMEMx_MEMHIZx_Pos)));
  512. }
  513. else
  514. {
  515. /* NAND bank 3 registers configuration */
  516. MODIFY_REG(Device->PMEM3, PMEM_CLEAR_MASK, (Timing->SetupTime |
  517. ((Timing->WaitSetupTime) << FSMC_PMEMx_MEMWAITx_Pos) |
  518. ((Timing->HoldSetupTime) << FSMC_PMEMx_MEMHOLDx_Pos) |
  519. ((Timing->HiZSetupTime) << FSMC_PMEMx_MEMHIZx_Pos)));
  520. }
  521. return HAL_OK;
  522. }
  523. /**
  524. * @brief Initializes the FSMC_NAND Attribute space Timing according to the specified
  525. * parameters in the FSMC_NAND_PCC_TimingTypeDef
  526. * @param Device Pointer to NAND device instance
  527. * @param Timing Pointer to NAND timing structure
  528. * @param Bank NAND bank number
  529. * @retval HAL status
  530. */
  531. HAL_StatusTypeDef FSMC_NAND_AttributeSpace_Timing_Init(FSMC_NAND_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing, uint32_t Bank)
  532. {
  533. /* Check the parameters */
  534. assert_param(IS_FSMC_NAND_DEVICE(Device));
  535. assert_param(IS_FSMC_SETUP_TIME(Timing->SetupTime));
  536. assert_param(IS_FSMC_WAIT_TIME(Timing->WaitSetupTime));
  537. assert_param(IS_FSMC_HOLD_TIME(Timing->HoldSetupTime));
  538. assert_param(IS_FSMC_HIZ_TIME(Timing->HiZSetupTime));
  539. assert_param(IS_FSMC_NAND_BANK(Bank));
  540. /* Set FSMC_NAND device timing parameters */
  541. if (Bank == FSMC_NAND_BANK2)
  542. {
  543. /* NAND bank 2 registers configuration */
  544. MODIFY_REG(Device->PATT2, PATT_CLEAR_MASK, (Timing->SetupTime |
  545. ((Timing->WaitSetupTime) << FSMC_PATTx_ATTWAITx_Pos) |
  546. ((Timing->HoldSetupTime) << FSMC_PATTx_ATTHOLDx_Pos) |
  547. ((Timing->HiZSetupTime) << FSMC_PATTx_ATTHIZx_Pos)));
  548. }
  549. else
  550. {
  551. /* NAND bank 3 registers configuration */
  552. MODIFY_REG(Device->PATT3, PATT_CLEAR_MASK, (Timing->SetupTime |
  553. ((Timing->WaitSetupTime) << FSMC_PATTx_ATTWAITx_Pos) |
  554. ((Timing->HoldSetupTime) << FSMC_PATTx_ATTHOLDx_Pos) |
  555. ((Timing->HiZSetupTime) << FSMC_PATTx_ATTHIZx_Pos)));
  556. }
  557. return HAL_OK;
  558. }
  559. /**
  560. * @brief DeInitializes the FSMC_NAND device
  561. * @param Device Pointer to NAND device instance
  562. * @param Bank NAND bank number
  563. * @retval HAL status
  564. */
  565. HAL_StatusTypeDef FSMC_NAND_DeInit(FSMC_NAND_TypeDef *Device, uint32_t Bank)
  566. {
  567. /* Check the parameters */
  568. assert_param(IS_FSMC_NAND_DEVICE(Device));
  569. assert_param(IS_FSMC_NAND_BANK(Bank));
  570. /* Disable the NAND Bank */
  571. __FSMC_NAND_DISABLE(Device, Bank);
  572. /* De-initialize the NAND Bank */
  573. if (Bank == FSMC_NAND_BANK2)
  574. {
  575. /* Set the FSMC_NAND_BANK2 registers to their reset values */
  576. WRITE_REG(Device->PCR2, 0x00000018U);
  577. WRITE_REG(Device->SR2, 0x00000040U);
  578. WRITE_REG(Device->PMEM2, 0xFCFCFCFCU);
  579. WRITE_REG(Device->PATT2, 0xFCFCFCFCU);
  580. }
  581. /* FSMC_Bank3_NAND */
  582. else
  583. {
  584. /* Set the FSMC_NAND_BANK3 registers to their reset values */
  585. WRITE_REG(Device->PCR3, 0x00000018U);
  586. WRITE_REG(Device->SR3, 0x00000040U);
  587. WRITE_REG(Device->PMEM3, 0xFCFCFCFCU);
  588. WRITE_REG(Device->PATT3, 0xFCFCFCFCU);
  589. }
  590. return HAL_OK;
  591. }
  592. /**
  593. * @}
  594. */
  595. /** @defgroup HAL_FSMC_NAND_Group2 Peripheral Control functions
  596. * @brief management functions
  597. *
  598. @verbatim
  599. ==============================================================================
  600. ##### FSMC_NAND Control functions #####
  601. ==============================================================================
  602. [..]
  603. This subsection provides a set of functions allowing to control dynamically
  604. the FSMC NAND interface.
  605. @endverbatim
  606. * @{
  607. */
  608. /**
  609. * @brief Enables dynamically FSMC_NAND ECC feature.
  610. * @param Device Pointer to NAND device instance
  611. * @param Bank NAND bank number
  612. * @retval HAL status
  613. */
  614. HAL_StatusTypeDef FSMC_NAND_ECC_Enable(FSMC_NAND_TypeDef *Device, uint32_t Bank)
  615. {
  616. /* Check the parameters */
  617. assert_param(IS_FSMC_NAND_DEVICE(Device));
  618. assert_param(IS_FSMC_NAND_BANK(Bank));
  619. /* Enable ECC feature */
  620. if (Bank == FSMC_NAND_BANK2)
  621. {
  622. SET_BIT(Device->PCR2, FSMC_PCRx_ECCEN);
  623. }
  624. else
  625. {
  626. SET_BIT(Device->PCR3, FSMC_PCRx_ECCEN);
  627. }
  628. return HAL_OK;
  629. }
  630. /**
  631. * @brief Disables dynamically FSMC_NAND ECC feature.
  632. * @param Device Pointer to NAND device instance
  633. * @param Bank NAND bank number
  634. * @retval HAL status
  635. */
  636. HAL_StatusTypeDef FSMC_NAND_ECC_Disable(FSMC_NAND_TypeDef *Device, uint32_t Bank)
  637. {
  638. /* Check the parameters */
  639. assert_param(IS_FSMC_NAND_DEVICE(Device));
  640. assert_param(IS_FSMC_NAND_BANK(Bank));
  641. /* Disable ECC feature */
  642. if (Bank == FSMC_NAND_BANK2)
  643. {
  644. CLEAR_BIT(Device->PCR2, FSMC_PCRx_ECCEN);
  645. }
  646. else
  647. {
  648. CLEAR_BIT(Device->PCR3, FSMC_PCRx_ECCEN);
  649. }
  650. return HAL_OK;
  651. }
  652. /**
  653. * @brief Disables dynamically FSMC_NAND ECC feature.
  654. * @param Device Pointer to NAND device instance
  655. * @param ECCval Pointer to ECC value
  656. * @param Bank NAND bank number
  657. * @param Timeout Timeout wait value
  658. * @retval HAL status
  659. */
  660. HAL_StatusTypeDef FSMC_NAND_GetECC(FSMC_NAND_TypeDef *Device, uint32_t *ECCval, uint32_t Bank, uint32_t Timeout)
  661. {
  662. uint32_t tickstart;
  663. /* Check the parameters */
  664. assert_param(IS_FSMC_NAND_DEVICE(Device));
  665. assert_param(IS_FSMC_NAND_BANK(Bank));
  666. /* Get tick */
  667. tickstart = HAL_GetTick();
  668. /* Wait until FIFO is empty */
  669. while (__FSMC_NAND_GET_FLAG(Device, Bank, FSMC_FLAG_FEMPT) == RESET)
  670. {
  671. /* Check for the Timeout */
  672. if (Timeout != HAL_MAX_DELAY)
  673. {
  674. if (((HAL_GetTick() - tickstart) > Timeout) || (Timeout == 0U))
  675. {
  676. return HAL_TIMEOUT;
  677. }
  678. }
  679. }
  680. if (Bank == FSMC_NAND_BANK2)
  681. {
  682. /* Get the ECCR2 register value */
  683. *ECCval = (uint32_t)Device->ECCR2;
  684. }
  685. else
  686. {
  687. /* Get the ECCR3 register value */
  688. *ECCval = (uint32_t)Device->ECCR3;
  689. }
  690. return HAL_OK;
  691. }
  692. /**
  693. * @}
  694. */
  695. #endif /* FSMC_BANK3 */
  696. #if defined(FSMC_BANK4)
  697. /** @addtogroup FSMC_LL_PCCARD
  698. * @brief PCCARD Controller functions
  699. *
  700. @verbatim
  701. ==============================================================================
  702. ##### How to use PCCARD device driver #####
  703. ==============================================================================
  704. [..]
  705. This driver contains a set of APIs to interface with the FSMC PCCARD bank in order
  706. to run the PCCARD/compact flash external devices.
  707. (+) FSMC PCCARD bank reset using the function FSMC_PCCARD_DeInit()
  708. (+) FSMC PCCARD bank control configuration using the function FSMC_PCCARD_Init()
  709. (+) FSMC PCCARD bank common space timing configuration using the function
  710. FSMC_PCCARD_CommonSpace_Timing_Init()
  711. (+) FSMC PCCARD bank attribute space timing configuration using the function
  712. FSMC_PCCARD_AttributeSpace_Timing_Init()
  713. (+) FSMC PCCARD bank IO space timing configuration using the function
  714. FSMC_PCCARD_IOSpace_Timing_Init()
  715. @endverbatim
  716. * @{
  717. */
  718. /** @addtogroup FSMC_LL_PCCARD_Private_Functions_Group1
  719. * @brief Initialization and Configuration functions
  720. *
  721. @verbatim
  722. ==============================================================================
  723. ##### Initialization and de_initialization functions #####
  724. ==============================================================================
  725. [..]
  726. This section provides functions allowing to:
  727. (+) Initialize and configure the FSMC PCCARD interface
  728. (+) De-initialize the FSMC PCCARD interface
  729. (+) Configure the FSMC clock and associated GPIOs
  730. @endverbatim
  731. * @{
  732. */
  733. /**
  734. * @brief Initializes the FSMC_PCCARD device according to the specified
  735. * control parameters in the FSMC_PCCARD_HandleTypeDef
  736. * @param Device Pointer to PCCARD device instance
  737. * @param Init Pointer to PCCARD Initialization structure
  738. * @retval HAL status
  739. */
  740. HAL_StatusTypeDef FSMC_PCCARD_Init(FSMC_PCCARD_TypeDef *Device, FSMC_PCCARD_InitTypeDef *Init)
  741. {
  742. /* Check the parameters */
  743. assert_param(IS_FSMC_PCCARD_DEVICE(Device));
  744. assert_param(IS_FSMC_WAIT_FEATURE(Init->Waitfeature));
  745. assert_param(IS_FSMC_TCLR_TIME(Init->TCLRSetupTime));
  746. assert_param(IS_FSMC_TAR_TIME(Init->TARSetupTime));
  747. /* Set FSMC_PCCARD device control parameters */
  748. MODIFY_REG(Device->PCR4,
  749. (FSMC_PCRx_PTYP |
  750. FSMC_PCRx_PWAITEN |
  751. FSMC_PCRx_PWID |
  752. FSMC_PCRx_TCLR |
  753. FSMC_PCRx_TAR),
  754. (FSMC_PCR_MEMORY_TYPE_PCCARD |
  755. Init->Waitfeature |
  756. FSMC_NAND_PCC_MEM_BUS_WIDTH_16 |
  757. (Init->TCLRSetupTime << FSMC_PCRx_TCLR_Pos) |
  758. (Init->TARSetupTime << FSMC_PCRx_TAR_Pos)));
  759. return HAL_OK;
  760. }
  761. /**
  762. * @brief Initializes the FSMC_PCCARD Common space Timing according to the specified
  763. * parameters in the FSMC_NAND_PCC_TimingTypeDef
  764. * @param Device Pointer to PCCARD device instance
  765. * @param Timing Pointer to PCCARD timing structure
  766. * @retval HAL status
  767. */
  768. HAL_StatusTypeDef FSMC_PCCARD_CommonSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing)
  769. {
  770. /* Check the parameters */
  771. assert_param(IS_FSMC_PCCARD_DEVICE(Device));
  772. assert_param(IS_FSMC_SETUP_TIME(Timing->SetupTime));
  773. assert_param(IS_FSMC_WAIT_TIME(Timing->WaitSetupTime));
  774. assert_param(IS_FSMC_HOLD_TIME(Timing->HoldSetupTime));
  775. assert_param(IS_FSMC_HIZ_TIME(Timing->HiZSetupTime));
  776. /* Set PCCARD timing parameters */
  777. MODIFY_REG(Device->PMEM4, PMEM_CLEAR_MASK,
  778. (Timing->SetupTime |
  779. ((Timing->WaitSetupTime) << FSMC_PMEMx_MEMWAITx_Pos) |
  780. ((Timing->HoldSetupTime) << FSMC_PMEMx_MEMHOLDx_Pos) |
  781. ((Timing->HiZSetupTime) << FSMC_PMEMx_MEMHIZx_Pos)));
  782. return HAL_OK;
  783. }
  784. /**
  785. * @brief Initializes the FSMC_PCCARD Attribute space Timing according to the specified
  786. * parameters in the FSMC_NAND_PCC_TimingTypeDef
  787. * @param Device Pointer to PCCARD device instance
  788. * @param Timing Pointer to PCCARD timing structure
  789. * @retval HAL status
  790. */
  791. HAL_StatusTypeDef FSMC_PCCARD_AttributeSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing)
  792. {
  793. /* Check the parameters */
  794. assert_param(IS_FSMC_PCCARD_DEVICE(Device));
  795. assert_param(IS_FSMC_SETUP_TIME(Timing->SetupTime));
  796. assert_param(IS_FSMC_WAIT_TIME(Timing->WaitSetupTime));
  797. assert_param(IS_FSMC_HOLD_TIME(Timing->HoldSetupTime));
  798. assert_param(IS_FSMC_HIZ_TIME(Timing->HiZSetupTime));
  799. /* Set PCCARD timing parameters */
  800. MODIFY_REG(Device->PATT4, PATT_CLEAR_MASK,
  801. (Timing->SetupTime |
  802. ((Timing->WaitSetupTime) << FSMC_PATTx_ATTWAITx_Pos) |
  803. ((Timing->HoldSetupTime) << FSMC_PATTx_ATTHOLDx_Pos) |
  804. ((Timing->HiZSetupTime) << FSMC_PATTx_ATTHIZx_Pos)));
  805. return HAL_OK;
  806. }
  807. /**
  808. * @brief Initializes the FSMC_PCCARD IO space Timing according to the specified
  809. * parameters in the FSMC_NAND_PCC_TimingTypeDef
  810. * @param Device Pointer to PCCARD device instance
  811. * @param Timing Pointer to PCCARD timing structure
  812. * @retval HAL status
  813. */
  814. HAL_StatusTypeDef FSMC_PCCARD_IOSpace_Timing_Init(FSMC_PCCARD_TypeDef *Device, FSMC_NAND_PCC_TimingTypeDef *Timing)
  815. {
  816. /* Check the parameters */
  817. assert_param(IS_FSMC_PCCARD_DEVICE(Device));
  818. assert_param(IS_FSMC_SETUP_TIME(Timing->SetupTime));
  819. assert_param(IS_FSMC_WAIT_TIME(Timing->WaitSetupTime));
  820. assert_param(IS_FSMC_HOLD_TIME(Timing->HoldSetupTime));
  821. assert_param(IS_FSMC_HIZ_TIME(Timing->HiZSetupTime));
  822. /* Set FSMC_PCCARD device timing parameters */
  823. MODIFY_REG(Device->PIO4, PIO4_CLEAR_MASK,
  824. (Timing->SetupTime |
  825. (Timing->WaitSetupTime << FSMC_PIO4_IOWAIT4_Pos) |
  826. (Timing->HoldSetupTime << FSMC_PIO4_IOHOLD4_Pos) |
  827. (Timing->HiZSetupTime << FSMC_PIO4_IOHIZ4_Pos)));
  828. return HAL_OK;
  829. }
  830. /**
  831. * @brief DeInitializes the FSMC_PCCARD device
  832. * @param Device Pointer to PCCARD device instance
  833. * @retval HAL status
  834. */
  835. HAL_StatusTypeDef FSMC_PCCARD_DeInit(FSMC_PCCARD_TypeDef *Device)
  836. {
  837. /* Check the parameters */
  838. assert_param(IS_FSMC_PCCARD_DEVICE(Device));
  839. /* Disable the FSMC_PCCARD device */
  840. __FSMC_PCCARD_DISABLE(Device);
  841. /* De-initialize the FSMC_PCCARD device */
  842. Device->PCR4 = 0x00000018U;
  843. Device->SR4 = 0x00000040U;
  844. Device->PMEM4 = 0xFCFCFCFCU;
  845. Device->PATT4 = 0xFCFCFCFCU;
  846. Device->PIO4 = 0xFCFCFCFCU;
  847. return HAL_OK;
  848. }
  849. /**
  850. * @}
  851. */
  852. #endif /* FSMC_BANK4 */
  853. /**
  854. * @}
  855. */
  856. /**
  857. * @}
  858. */
  859. #endif /* HAL_NOR_MODULE_ENABLED */
  860. /**
  861. * @}
  862. */
  863. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/